Faster Interleaved Modular Multiplier Based on Sign Detection
Mohamed A. Nassar, and Layla A. A. El-Sayed
Department of Computer and Systems Engineering, Alexandria University, Alexandria, Egypt
Abstract
Data Security is the most important issue nowadays. A lot of cryptosystems are introduced to provide security. Public key cryptosystems are the most common cryptosystems used for securing data communication. The common drawback of applying such cryptosystems is the heavy computations which degrade performance of a system. Modular multiplication is the basic operation of common public key cryptosystems such as RSA, Diffie-Hellman key agreement (DH), ElGamal and ECC. Much research is now directed to reduce overall time consumed by modular multiplication operation. Abd-el-fatah et al. introduced an enhanced architecture for computing modular ultiplication of two large numbers X and Y modulo given M. In this paper, a modification on that architecture is introduced. The proposed design computes modular multiplication by scanning two bits per iteration instead of one bit. The proposed design for 1024-bit precision reduced overall time by 38% compared to the design of Abd-el-fatah et al.
Keywords:
efficient architecture, carry-save adder, sign detection, sign estimation technique, modular multiplication,FPGA, RSA.
Original Source Link : http://aircconline.com/vlsics/V3N1/3112vlsics14.pdf
No comments:
Post a Comment