Thursday 21 April 2022

FPGA Implementation of Soft Output Viterbi Algorithm Using Memoryless Hybrid Register Exchange Method

R .D. Kadam and S. L. Haridas, RTM Nagpur University, India

ABSTRACT

The importance of convolutional codes is well established. They are widely used to encode digital data before transmission through noisy or error-prone communication channels to reduce occurrence of errors and memory. This paper presents novel decoding technique, memoryless Hybrid Register Exchange with simulation and FPGA implementation results. It requires single register as compared to Register Exchange Method (REM) & Hybrid Register Exchange Method (HREM); therefore the data trans-fer operations and ultimately the switching activity will get reduced.

KEYWORDS

Traceback method, Register Exchange Method, Hybrid Register Exchange Method, Memoryless HREM. 

Original Source URL: https://aircconline.com/vlsics/V2N3/2311vlsics04.pdf

https://airccse.org/journal/vlsi/vol2.html





No comments:

Post a Comment